

**Electrical and Computer Engineering Department** 

Written by:

Group K

**Brandon Contreras** 

Daniele Ricciardelli

ECE 2200L:

Experiment Number 8

Current-Voltage Characteristics of the Junction Field Effect

Professor Mostafa Yazdy

Fall 2024

Thursday

October 24<sup>th</sup>, 2024

#### **Background Information:**

This experiment explores the current-voltage characteristics of the Junction Field Effect Transistor (JFET). The primary objective is to analyze the relationships between terminal currents and voltages within the JFET, gaining insight into key parameters such as the saturation current (Idss) and pinch-off voltage (Vp). The experiment includes both simulation and practical measurement components. Using DC sweep simulation, the transfer characteristic is obtained by varying gate-to-source voltage (Vgs) to determine the drain current (Id) response. Additionally, a DC bias simulation of a self-biased circuit is performed to identify the operating points, including Vds and Id. These results are then cross-referenced with theoretical hand calculations to ensure accuracy. This comprehensive study provides practical experience with the JFET's behavior, bridging theoretical concepts and real-world measurements essential for understanding high-speed semiconductor devices.

### Objective:

To study the relationships between the terminal currents and terminal voltages in the Junction Field Effect Transistor (JFET). A JFET is another useful 3-terminal device that has structure and characteristics very similar to Metal Semiconductor Field Effect Transistors (MESFET) used in high-speed III-V compound-based semiconductor devices.

#### Pre-Lab:

Read and understand the characteristic and parameters of JFET.

- Find the Transfer Characteristic of JFET by running "<u>DC sweep Simulation</u>".
   Sweep the Vgs for given range to get a plot Id as a function of Vgs.
- 2) From the Transfer Characteristic find JFET parameters:
  - Saturation Current (Idss)
  - Pinch-off voltage (Vp).
- 3) Run "DC Bias Simulation" for the "Self-Biased Circuit" to find Vds and Id.
- 4) Find Id by hand calculation as explained in lecture nodes. Using the value of Id, find Vds. Make a table and compare your simulation (part 3) and hand calculations.







# Hand calculations/derivation

$$egin{aligned} I_D &= I_{Dss} \left(1 - rac{R_S I_D}{V_P}
ight) \ V_P &= V_{gs} ext{ when } I_D = 0 
ightarrow \ \sqrt{rac{I_D}{I_{Dss}}} + rac{R_S I_D}{V_P} = 1 \ 
ightarrow rac{(R_S I_D)^2}{V_P} + rac{I_D}{I_{Dss}} - 1 = 0 \end{aligned}$$

### Table data

| Vgs (V) | Id (mA) |
|---------|---------|
| A.900.0 |         |
| -6.0    | 0.0     |
| -5.5    | 0.1     |
| -5.0    | 0.3     |
| -4.5    | 0.7     |
| -4.0    | 1.5     |
| -3.5    | 2.5     |
| -3.0    | 3.8     |
| -2.5    | 5.5     |
| -2.0    | 7.5     |
| -1.5    | 9.2     |
| -1.0    | 10.5    |
| -0.5    | 11.8    |
| 0.0     | 12.0    |

# **List of Parts:**

- 1. 3819 JFET (or equivalent), part number for PSpice is J2N3819.
- 2. Resistors;  $100\Omega$ ,  $1K\Omega$ ,  $100K\Omega$

# **Lab Report:**

1) Find the Transfer Characteristic of JFET by changing Vgs for given values and find the Drain current (Id) for each.

Complete a table and plot the Transfer Characteristic.

From the Transfer Characteristic find JFET parameters:
 Saturation Current (Idss)
 Pinch-off voltagr (Vp).

- 3) Construct the "self-biased circuit" and measure the operating points of the JFET (VDS, ID).
- 4) Use the JFET equation to find the drain current ID. Then find the JFET operating point (VDS, ID).
- 5) Compare the operating points from prelab and parts 3 and 4 of the experiment.





Procedure 1 Idss (first one)

| Vgs (V) | Vrd (V) | Id (mA)  |
|---------|---------|----------|
| 0.00    | 11.787  | 11.67376 |
| -0.51   | 2.1628  | 2.142022 |
| -1.00   | 0.140   | 0.138655 |
| -1.50   | 0       | 0        |
| -2.01   | 0       | 0        |
| -2.50   | 0       | 0        |
| -3.01   | 0       | 0        |
| -3.50   | 0       | 0        |
| -4.00   | 0       | 0        |
| -4.50   | 0       | 0        |
| -5.00   | 0       | 0        |
| -5.50   | 0       | 0        |
| -6.00   | 0       | 0        |



#### Procedure 3

| Parameter | Measured | Calculated | Simulation |
|-----------|----------|------------|------------|
| Vds (V)   | 13.087   | 12.12132   | 9.523      |
| Id (mA)   | 0.637076 | 0.951      | 1.827      |

#### Procedure 5

|   |   | Parameter | Calculated | Simulation | Deviation         | % Error           |  |
|---|---|-----------|------------|------------|-------------------|-------------------|--|
| 1 | ١ | Vds (V)   | 12.12132   | 9.523      | 2.598320000000001 | 21.43594922005195 |  |
| 2 | 2 | ld (mA)   | 0.951      | 1.827      | -0.876            | 92.11356466876973 |  |

# **Conclusion:**

This experiment demonstrated the current-voltage characteristics of the JFET through simulation and practical measurements. Key parameters like saturation current (Idss) and pinch-off voltage (Vp) were extracted, and the self-biased circuit provided insights into operating points (Vds, Id). While some discrepancies were observed between theoretical, simulated, and measured results, these highlighted the impact of real-world factors. Overall, the lab reinforced key concepts, linking theory with practical application essential for understanding JFET behavior.